Conţinutul numărului revistei |
Articolul precedent |
Articolul urmator |
618 10 |
Ultima descărcare din IBN: 2023-05-24 13:20 |
Căutarea după subiecte similare conform CZU |
621.3.049.77 (16) |
Электротехника (1153) |
SM ISO690:2012 BĂJENESCU, Titu-Marius. 3D Micropackaging of integrated circuits. In: Journal of Engineering Sciences, 2020, vol. 27, nr. 1, pp. 28-35. ISSN 2587-3474. DOI: https://doi.org/10.5281/zenodo.3713360 |
EXPORT metadate: Google Scholar Crossref CERIF DataCite Dublin Core |
Journal of Engineering Sciences | ||||||
Volumul 27, Numărul 1 / 2020 / ISSN 2587-3474 /ISSNe 2587-3482 | ||||||
|
||||||
DOI:https://doi.org/10.5281/zenodo.3713360 | ||||||
CZU: 621.3.049.77 | ||||||
Pag. 28-35 | ||||||
|
||||||
Descarcă PDF | ||||||
Rezumat | ||||||
A major paradigm change, from 2D IC to 3D IC, is occurring in microelectronic industry. Joule heating is serious in 3D IC, and vertical interconnect is the critical element to be developed. Also, reliability concerns will be extremely important: electromigration and stress-migration. This paper presents some actual problems and reliability challenges in 3D IC packaging technology. It shows how different architectures have evolved to meet the specific needs of different markets: Multi Chip Module (MCP); Multipackage module (MPM); Embedded SIP modules; SIP package-on-package (PoP) modules; EMIB (Embedded Multi-die Interconnect Bridge); Silicon-based SIP-Module; 3D-TSV stacked module; SIP variants with combinations of wideband and flip-chip interconnects. Causes of blockages and failure mechanisms, as well as problems with predictive reliability, which will need to be developed in the coming years, are analysed. |
||||||
Cuvinte-cheie prototypage virtuel, Moore's Law, analyse des compromis, reliability, prototipaj virtual, legea Moore, analiza de compromis, fiabilitate |
||||||
|